版權(quán)說明:本文檔由用戶提供并上傳,收益歸屬內(nèi)容提供方,若內(nèi)容存在侵權(quán),請進(jìn)行舉報(bào)或認(rèn)領(lǐng)
文檔簡介
1、上海交通大學(xué)碩士學(xué)位論文基于ESL方法的AVS和H.264通用解碼器的軟硬件協(xié)同設(shè)計(jì)姓名:齊曉彬申請學(xué)位級(jí)別:碩士專業(yè):計(jì)算機(jī)系統(tǒng)結(jié)構(gòu)指導(dǎo)教師:祝永新20071101上海交通大學(xué)碩士學(xué)位論文 第 II 頁 Software/Hardware Co-Design of AVS and H.264 Unified De
2、coder Based on ESL Methodology ABSTRACT As the complexity of SoC design increases, system-level design in early development stage is imposing ever more influence on the final SoC performance. It is necessary to optimize
3、the performance on the architecture level of a video decoding SoC with a highly effective analysis and verification platform. In the SoC design process, software and hardware co-simulation is a must, since SoC platform c
4、onsists of both hardware partitions and software partitions.It is fairly difficult to find the performance bottleneck of the system at the RTL levels, since the performance verification only occurs towards the back end o
5、f the whole design flow. Therefore, a new methodology of system level design is required to explore in the architecture design space given the high complexity of video decoding SoC as well as the need to make a decision
6、on the software and hardware parttion at early stages in design flow. The thesis presents an Electronic System Level design methodology for hardware and software Co-Design of AVS&H.264 decoding SoC. We make the HW/SW
7、 partition after analyzing the software algorithm bottlenecks of AVS&H.264 on the ESL platform. Based on the previous work, we establish an AVS&H.264 unified decoder on the ESL platform. The thesis focuses on the
8、 hardware modeling of IDCT of the unified decoder. During the modeling, we present a kind of reasonable hardware architecture of IDCT algorithm together with the shared mechanism between AVS&H.264 in the model. The r
9、esults of HW/SW co-simulation show that the model can accelerate the decoding speed greatly. Software/Hardware Co-simulation of AVS&H.264 Decoding SoC is implemented. It is shown with strong confidence that ESL Desi
10、gn is not only helpful to analyze the system performance in the early developing period but also can accelerate the simulation speed. Key word: SoC, Electronic-System-Level (ESL) Design, AVS, H.264, SystemC, Software/H
溫馨提示
- 1. 本站所有資源如無特殊說明,都需要本地電腦安裝OFFICE2007和PDF閱讀器。圖紙軟件為CAD,CAXA,PROE,UG,SolidWorks等.壓縮文件請下載最新的WinRAR軟件解壓。
- 2. 本站的文檔不包含任何第三方提供的附件圖紙等,如果需要附件,請聯(lián)系上傳者。文件的所有權(quán)益歸上傳用戶所有。
- 3. 本站RAR壓縮包中若帶圖紙,網(wǎng)頁內(nèi)容里面會(huì)有圖紙預(yù)覽,若沒有圖紙預(yù)覽就沒有圖紙。
- 4. 未經(jīng)權(quán)益所有人同意不得將文件中的內(nèi)容挪作商業(yè)或盈利用途。
- 5. 眾賞文庫僅提供信息存儲(chǔ)空間,僅對用戶上傳內(nèi)容的表現(xiàn)方式做保護(hù)處理,對用戶上傳分享的文檔內(nèi)容本身不做任何修改或編輯,并不能對任何下載內(nèi)容負(fù)責(zé)。
- 6. 下載文件中如有侵權(quán)或不適當(dāng)內(nèi)容,請與我們聯(lián)系,我們立即糾正。
- 7. 本站不保證下載資源的準(zhǔn)確性、安全性和完整性, 同時(shí)也不承擔(dān)用戶因使用這些下載資源對自己和他人造成任何形式的傷害或損失。
最新文檔
- 基于armesl平臺(tái)的h.264與avs雙解碼軟硬件協(xié)同設(shè)計(jì)和研究
- AVS視頻解碼器的軟硬件協(xié)同設(shè)計(jì)研究.pdf
- h.264編解碼器軟硬件協(xié)同設(shè)計(jì)與驗(yàn)證技術(shù)研究
- 基于軟硬件協(xié)同的AVS音頻解碼器的設(shè)計(jì)與實(shí)現(xiàn).pdf
- avs及h.264雙模熵解碼器的硬件設(shè)計(jì)
- 基于OpenRISC的音頻解碼器軟硬件協(xié)同設(shè)計(jì).pdf
- 基于軟硬件協(xié)同的音頻解碼器研究與設(shè)計(jì).pdf
- HEAAC解碼器的軟硬件協(xié)同設(shè)計(jì)與實(shí)現(xiàn).pdf
- 基于ESL的MPEG-4解碼SoC軟硬件協(xié)同設(shè)計(jì).pdf
- 基于PowerPC的AC-3解碼器軟硬件協(xié)同設(shè)計(jì).pdf
- 基于軟硬件協(xié)同設(shè)計(jì)的AAC解碼器開發(fā)與實(shí)現(xiàn).pdf
- 支持avs和h.264雙標(biāo)準(zhǔn)的可變長解碼器的設(shè)計(jì)
- h.264變字長解碼器的硬件設(shè)計(jì)與實(shí)現(xiàn)
- 基于fpga的h.264視頻解碼器設(shè)計(jì)
- h.264與avs多模視頻解碼器中環(huán)路濾波模塊的硬件設(shè)計(jì)
- h.264解碼器幀內(nèi)預(yù)測的硬件設(shè)計(jì)與實(shí)現(xiàn)
- 可配置RS解碼器的設(shè)計(jì)及軟硬件協(xié)同驗(yàn)證.pdf
- 基于omap的h.264解碼器的實(shí)現(xiàn)
- h.264解碼器的fpga驗(yàn)證
- avs和h.264雙模解碼器soc混成架構(gòu)的設(shè)計(jì)與研究
評論
0/150
提交評論